• DocumentCode
    1177149
  • Title

    Modeling and evaluation of positive-feedback source-coupled logic

  • Author

    Alioto, M. ; Pancioni, L. ; Rocchi, S. ; Vignoli, V.

  • Author_Institution
    Dipt. di Ingegneria dell´´Informazione, Univ. di Siena, Italy
  • Volume
    51
  • Issue
    12
  • fYear
    2004
  • Firstpage
    2345
  • Lastpage
    2355
  • Abstract
    Positive feedback source-coupled logic (PFSCL) is proposed as an alternative logic style to traditional SCL logic, which is often used in high-resolution mixed-signal integrated circuits. Positive feedback allows for significantly reducing the NMOS transistors´ aspect ratio compared to traditional single-ended SCL gates for equal values of design constraints. The resulting reduction in NMOS parasitic capacitances permits a significant speed up, which can be traded off to achieve a power saving for a given speed constraint, as well as a silicon area reduction. PFSCL gates are analytically modeled in terms of their static parameters and delay, which are expressed as a function of bias current, transistors´ aspect ratios and process parameters. Spectre simulations by using a 0.35-μm CMOS process confirm that the proposed models are sufficiently accurate in practical cases. PFSCL gates are also compared with traditional SCL circuits by resorting to two different metrics: the gate delay in a Ring Oscillator and that of an inverter with a fan-out of 4. The comparison confirms that PFSCL logic is faster than SCL logic in most cases, and design conditions leading to a speed advantage are identified. As a result, PFSCL gates are an interesting alternative to traditional SCL circuits in mixed-signal applications requiring a high speed or a good balance with power dissipation.
  • Keywords
    CMOS logic circuits; circuit feedback; high-speed integrated circuits; integrated circuit modelling; logic simulation; mixed analogue-digital integrated circuits; 0.35 micron; CMOS process; MOS current-mode logic; NMOS parasitic capacitances; NMOS transistors; PFSCL gates; aspect ratio; gate delay; high-resolution mixed-signal integrated circuits; logic style; positive-feedback source-coupled logic; process parameters; ring oscillator; single-ended SCL gates; Delay; Feedback; Logic circuits; Logic design; MOS devices; MOSFETs; Mixed analog digital integrated circuits; Parasitic capacitance; Semiconductor device modeling; Silicon; 65; High speed; MCML; MOS current-mode logic; logic style; model; power efficient; source coupled logic;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems I: Regular Papers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1549-8328
  • Type

    jour

  • DOI
    10.1109/TCSI.2004.838149
  • Filename
    1364106