DocumentCode :
1177161
Title :
Low jitter and multirate clock and data recovery circuit using a MSADLL for chip-to-chip interconnection
Author :
Chang, Hsiang-Hui ; Yang, Rong-Jyi ; Liu, Shen-Iuan
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
51
Issue :
12
fYear :
2004
Firstpage :
2356
Lastpage :
2364
Abstract :
A fully integrated clock and data recovery circuit (CDR) using a multiplying shifted-averaging delay locked loop and a rate-detection circuit is presented. It can achieve wide range and low jitter operation. A duty-cycle-insensitive phase detector is also proposed to mitigate the dependency on clock duty cycle variations. The experimental prototype has been fabricated in a 0.25-μm 1P5M CMOS technology and occupies an active area of 2.89 mm2. The measured CDR could operate from 125 Mb/s to 2.0 Gb/s with a bit error rate better than 10-12 from a 2.5-V supply. Over the entire operating frequency range, the maximum rms jitter of the recovered clock is less than 4 ps.
Keywords :
CMOS digital integrated circuits; clocks; delay lock loops; integrated circuit interconnections; jitter; phase detectors; phase locked loops; 0.125 to 2 Gbit/s; 0.25 micron; 1P5M CMOS technology; 2.5 V; chip-to-chip interconnection; clock duty cycle variations; duty-cycle-insensitive phase detector; multiplying shifted-averaging delay locked loop; multirate clock recovery circuit; multirate data recovery circuit; phase-locked loop; rate-detection circuit; Bit error rate; CMOS technology; Clocks; Delay; Detectors; Frequency; Integrated circuit interconnections; Jitter; Phase detection; Prototypes; 65; CDR; Clock and data recovery circuit; DLL; PLL; delay-locked loop; multirate; phase-locked loop;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2004.838147
Filename :
1364107
Link To Document :
بازگشت