DocumentCode :
1177224
Title :
Analysis of the PLL jitter due to power/ground and substrate noise
Author :
Heydari, Payam
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Irvine, CA, USA
Volume :
51
Issue :
12
fYear :
2004
Firstpage :
2404
Lastpage :
2416
Abstract :
Phase-locked loops (PLL) in radio-frequency (RF) and mixed analog-digital integrated circuits (ICs) experience substrate coupling due to the simultaneous circuit switching and power/ground (P/G) noise which translate to a timing jitter. In this paper. an analysis of the PLL timing jitter due to substrate noise resulting from P/G noise and large-signal switching is presented. A general comprehensive stochastic model of the substrate and P/G noise sources in very large-scale integration (VLSI) circuits is proposed. This is followed by calculation of the phase noise of the constituent voltage-controlled oscillator (VCO) in terms of the statistical properties of substrate and P/G noise. The PLL timing jitter is then predicted in response to the VCO phase noise. Our mathematical method is utilized to study the jitter-induced P/G noise in a CMOS PLL, which is designed and simulated in a 0.25-μm standard CMOS process. A comparison between the results obtained by our mathematical model and those obtained by HSPICE simulation prove the accuracy of the predicted model.
Keywords :
CMOS integrated circuits; VLSI; integrated circuit modelling; integrated circuit noise; mixed analogue-digital integrated circuits; phase locked loops; phase noise; radiofrequency integrated circuits; timing jitter; voltage-controlled oscillators; 0.25 micron; CMOS process; HSPICE simulation; PLL jitter; circuit switching; cyclostationary noise; mixed analog-digital integrated circuits; phase noise; phase-locked loops; power/ground noise; radio-frequency integrated circuits; random process; ring oscillator; stochastic model; substrate coupling; substrate noise; timing jitter; very large-scale integration circuits; voltage-controlled oscillator; CMOS process; Circuit noise; Integrated circuit noise; Mathematical model; Phase locked loops; Phase noise; Predictive models; Radio frequency; Timing jitter; Voltage-controlled oscillators; 65; Cyclostationary noise; PLL; VCO; jitter; phase noise; phase-locked loop; power/ground bounce; random process; ring oscillator; substrate noise; voltage-controlled oscillator;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2004.838240
Filename :
1364112
Link To Document :
بازگشت