DocumentCode :
117723
Title :
Comparison of regular and tree based multiplier architectures with modified booth encoding for 4 bits on layout level using 45nm technology
Author :
Dinesh, B. ; Venkateshwaran, V. ; Kavinmalar, P. ; Kathirvelu, M.
Author_Institution :
Dept. of ECE, KPR Inst. of Eng. & Technol., Coimbatore, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
6
Abstract :
Multipliers are key components of many high performance systems such as FIR filters, microprocessors, digital signal processors, etc. A system´s performance is generally determined by the performance of the multiplier as the multiplier is generally the slowest element in the system. The analysis of performance parameters of different multiplier logics is essential for design of a system intended for a specific function with constraints on Power, Area and Delay. The paper presents a detailed analysis of all the serial-parallel and parallel architectures. The multipliers are designed for 4 bit multiplication using DSCH tool and the corresponding layouts are obtained using Microwind 3.5 tool using 45nm technology. From the analysis it is observed that the array multipliers provide a regular routing structure which will be optimum for FPGA based systems. Among the tree based multipliers Dadda multipliers have a slight advantage over Wallace tree multipliers in terms of performance. The Modified booth multiplier is comparatively inefficient for bits lesser than or equal to 4, due to the increased area involved for realization of the booth encoder and booth selector blocks. The analysis shows that for lower order bits Dadda reduction is the most efficient.
Keywords :
encoding; logic circuits; nanoelectronics; trees (mathematics); DSCH tool; Dadda multiplier; FIR filter; FPGA system; Microwind 3.5 tool; Wallace tree multiplier; area constraint; array multiplier; booth encoder; booth selector block; delay constraint; digital signal processor; layout level; microprocessor; modified booth encoding; modified booth multiplier; multiplier logic; performance parameter analysis; performance system; power constraint; regular multiplier architecture; routing structure; serial-parallel architecture; size 45 nm; tree multiplier architecture; word length 4 bit; Adders; Arrays; Delays; Encoding; Layout; Routing; Vegetation; Layout; Low Power; Multipliers; PDP;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Computing Communication and Electrical Engineering (ICGCCEE), 2014 International Conference on
Conference_Location :
Coimbatore
Type :
conf
DOI :
10.1109/ICGCCEE.2014.6922297
Filename :
6922297
Link To Document :
بازگشت