DocumentCode :
118161
Title :
FPGA implementation of Fast Fourier Transform
Author :
Vanmathi, K. ; Sekar, K. ; Ramachandran, R.
Author_Institution :
Dept. of EEE, Hindusthan Coll. of Eng. & Technol., Coimbatore, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
5
Abstract :
The Fast Fourier Transform is one of the most widely used digital signal processing algorithms. It is used to compute the Discrete Fourier Transform and its inverse. As a result, these are widely used for many applications in engineering, science, and mathematics which include areas such as: communications, signal processing, instrumentation, biomedical engineering, numerical methods, sonics and acoustics, and applied mechanics. It is described as the most important numerical algorithm of our lifetime. The number of applications for this transform continues to grow. The Decimation-In-Time radix-2 FFT using butterflies is designed. The butterfly operation is faster. The outputs of the shorter transforms are reused to compute many outputs, thus the total computational cost becomes less. The 16 bit and 32 bit inputs are synthesized using Verilog. The logic utilization obtained from the design summary of 16 and 32 bit radix-2 DIT FFT can be compared. The utilization factor increases as the number of bits increases. The design is developed using hardware description language Verilog on Xilinx 14.2 xc3s500E. The spartan3-tyro plus is used as hardware to implement the complex FFT values.
Keywords :
discrete Fourier transforms; fast Fourier transforms; field programmable gate arrays; hardware description languages; DFT; DIT; FPGA implementation; Verilog; Xilinx 14.2 xc3s500E; acoustics; applied mechanics; biomedical engineering; butterfly operation; communications; decimation-in-time radix-2 FFT; digital signal processing algorithms; discrete Fourier transform; fast Fourier transform; hardware description language; instrumentation; logic utilization; mathematics; numerical methods; science; sonics; spartan3-tyro plus; utilization factor; word length 16 bit; word length 32 bit; Algorithm design and analysis; Discrete Fourier transforms; Field programmable gate arrays; Hardware; Hardware design languages; OFDM; Signal processing algorithms; Decimation in Time (DIT); Fast Fourier Transform (FFT); Field Programmable Gate Array (FPGA);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Computing Communication and Electrical Engineering (ICGCCEE), 2014 International Conference on
Conference_Location :
Coimbatore
Type :
conf
DOI :
10.1109/ICGCCEE.2014.6922467
Filename :
6922467
Link To Document :
بازگشت