DocumentCode :
1182516
Title :
A built-in self-testing method for embedded multiport memory arrays
Author :
Narayanan, V. ; Ghosh, Swaroop ; Jone, Wen-Ben ; Das, Sunil R.
Author_Institution :
Electr. & Comput. Eng. & Comput. Sci. Dept., Univ. of Cincinnati, OH, USA
Volume :
54
Issue :
5
fYear :
2005
Firstpage :
1721
Lastpage :
1738
Abstract :
With recent advances in semiconductor technologies, the design and use of memories for realizing complex system-on-a-chip (SoC) is very widespread. The growing need for storage in computer, communication, and network appliances has motivated new advancements in faster and more efficient ways to test memories. Efficient testing schemes for single-port memories have been readily available. Multiport memories are widely used in multiprocessor systems, telecommunication application-specific integrated circuits (ASICs), etc. Research papers which define multiport memory fault models and give march tests for the same are currently available. However, little work has been done to use the power of serial interfacing for testing multiport memories. In this paper, we develop a powerful test architecture for two-port memories using the serial interfacing technique. Based on the serial testing mechanism, we propose new march algorithms which can prove effective to reduce hardware cost considerably for a chip with many two-port memories. Once we understand how serial interfacing helps test two-port memories, one possible extension is to use serial interfacing for p-port memories (p > 2). The proposed method based on the serial interfacing technique has the advantages of high fault coverage, low hardware overhead, and tolerable test application time.
Keywords :
built-in self test; embedded systems; memory architecture; two-port networks; ASIC; SoC; application-specific integrated circuits; march algorithm; memory built-in self-testing; memory fault coverage analysis; memory test architecture; multiport memory array; multiprocessor system; p-port memory; semiconductor technology; serial interfacing technique; serial testing mechanism; single-port memory; system-on-a-chip; two-port memory; Application specific integrated circuits; Built-in self-test; Circuit faults; Circuit testing; Computer networks; Hardware; Home appliances; Multiprocessing systems; System-on-a-chip; Telecommunication computing; March algorithm; memory built-in self-testing; memory fault coverage analysis; memory test architecture; multiport memory; serial interfacing technique;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2005.855093
Filename :
1514621
Link To Document :
بازگشت