DocumentCode :
118583
Title :
Thermal analysis of 2.5-D package designs with joule heating effect along TSVs
Author :
Zhang, H.Y.
Author_Institution :
Inst. of Microelectron., Singapore, Singapore
fYear :
2014
fDate :
12-15 Aug. 2014
Firstpage :
711
Lastpage :
717
Abstract :
In this work, several design approaches are considered in the thermal analysis and enhancements of a 2.5-D package with multi chips on through silicon interposer (TSI), which include overmolding materials, metal slug, lid attachment, pin fin heat sink and fan-driven heat sink cooling. The analysis models consist of two dummy flip chips on a silicon interposer to represents the logic die and memory die respectively. It is found that the thermal conductivity of the overmolding has minimal effect on the thermal performance of copper slug package. Lid attachment further enhances the thermal performance through peripheral substrate attachment. Both designs rely on 4L PCB to maximize power dissipation. Pin-fin heat sink, made of aluminum can be mounted on the package top to further minimize thermal resistance and push the power dissipation beyond 10W. The analysis is also verified with thermal measurement. For high power application, fan cooled heat sink is used to reduce excessive heat. Copper based aluminum heat sink can remove the heat of 120W from the bare-die package. Joule heating due to microscale sizes of TSV and micro lines is discussed. The proposed analytical expression gives good prediction on the local TSV hot spot. It is demonstrated that a distributed TSV network design provides lower temperature rise, which shall have lower risk of failures and is preferred in practice.
Keywords :
cooling; failure analysis; flip-chip devices; heat sinks; integrated circuit design; integrated circuit packaging; integrated circuit reliability; thermal analysis; three-dimensional integrated circuits; 2.5D package design; 4L PCB; Joule heating effect; TSI; TSV microscale sizes; bare-die package; copper slug package; copper-based aluminum heat sink; distributed TSV network design; dummy flip chips; failure risk; fan-cooled heat sink; fan-driven heat sink cooling; lid attachment; local TSV hot spot; logic die; memory die; metal slug; microlines; overmolding materials; peripheral substrate attachment; pin fin heat sink cooling; power dissipation maximization; thermal analysis; thermal conductivity; thermal measurement; thermal resistance minimization; through silicon interposer; Copper; Electronic packaging thermal management; Heat sinks; Power dissipation; Thermal conductivity; Thermal resistance; Distributed TSV network; Interposer; Joule heating; Thermal analysis; Through silicon via (TSV); heat spreading lid; pin fin heat sink;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology (ICEPT), 2014 15th International Conference on
Conference_Location :
Chengdu
Type :
conf
DOI :
10.1109/ICEPT.2014.6922751
Filename :
6922751
Link To Document :
بازگشت