DocumentCode :
118594
Title :
Stress modeling for the impacts of flip chip process on the ultralow-k chips
Author :
Lin Lin ; Jun Wang ; Chen Yang
Author_Institution :
Dept. of Mater. Sci., Fudan Univ., Shanghai, China
fYear :
2014
fDate :
12-15 Aug. 2014
Firstpage :
740
Lastpage :
744
Abstract :
ULSI circuits are constantly improved by continuous scaling down the character sizes. Copper connections and the ultralow-k (ULK) materials as inter-layer dielectrics (ILD) and inter-metal dielectrics (IMD) were implemented. Therefore, the chip package interaction (CPI) becomes critical due to the mechanical properties deteriorate of ULK with high porosity. The reliability of ULK layer may be affected in flip chip process of the packaging. In this study, a three-dimensional finite element sub-modeling analysis was performed to investigate the stress distribution on Cu/ULK dielectric interconnect structures under flip chip reflow. The ULK layers and Cu connections on the surface of chip were homogenized to an equivalent thin layer, which makes contribution to the global stiffness. Considering the chip surface near the higher stress solder joint, the stresses in the sub-model including Cu/ULK dielectric interconnect structures was examined. The results show that the maximum stress occurs in vias and interfaces between TaN barrier layers and ultralow-k dielectric where the cracks most likely occur.
Keywords :
ULSI; copper; finite element analysis; flip-chip devices; integrated circuit packaging; integrated circuit reliability; low-k dielectric thin films; mechanical properties; tantalum compounds; CPI; Cu; ILD; IMD; TaN; ULK materials; ULSI circuits; barrier layers; character sizes; chip package interaction; copper connections; dielectric interconnect structures; flip chip reflow; interlayer dielectrics; intermetal dielectrics; mechanical properties; packaging; reliability; stress modeling; three-dimensional finite element submodeling analysis; ultra large scale integrated circuits; ultralow-k dielectric; Dielectrics; Flip-chip devices; Integrated circuit interconnections; Materials; Reliability; Semiconductor device modeling; Stress; CPI; FEA; multi-level model;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology (ICEPT), 2014 15th International Conference on
Conference_Location :
Chengdu
Type :
conf
DOI :
10.1109/ICEPT.2014.6922756
Filename :
6922756
Link To Document :
بازگشت