Title :
An SOI-DRAM with wide operating voltage range by CMOS/SIMOX technology
Author :
Suma, Katsuhiro ; Tsuruda, Takahiro ; Hidaka, Hideto ; Eimori, Takahisa ; Oashi, Toshiyuki ; Yamaguchi, Yasuo ; Iwamatsu, Toshiaki ; Hirose, Masakazu ; Morishita, Fukashi ; Arimoto, Kazutami ; Fujishima, Kazuyasu ; Inoue, Yasuo ; Nishimura, Tadashi ; Yosh
Author_Institution :
ULSI Lab., Mitsubishi Electr. Corp., Hyogo, Japan
fDate :
11/1/1994 12:00:00 AM
Abstract :
An SOI-DRAM test device (64-Kb scale) with 100-nm-thick SOI film has been fabricated in 0.5-μm CMOS/SIMOX technology and the basic DRAM function has been successfully observed. A partially depleted transistor was used to solve the floating-body effect, resulting in improved operation. The newly introduced body-synchronized sensing scheme enhances the lower Vcc margin. The p-n junction capacitance between source/drain and a substrate for SOI structure is reduced by 25%. RAS access time tRAC is 70 ns with a 2.7-V power supply, which is as fast as the equivalent bulk-Si device with a 4-V power supply. The active current consumption is 1.1 mA (Vcc=3.0 V, 260-ns cycle) for this SOI-DRAM, which is a reduction of 65%, compared with 3.2 mA for the reference bulk-Si DRAM. The mean value of data retention time for this chip at 80°C is longer than 20 s (Vcc=3.3 V), which is the same value as mass-produced 16-Mb DRAM´s. The SOI-DRAM has an operating Vcc range from 2.3 V to 4.0 V. The observed speed enhancement and the wide operating voltage range indicate high performance at the low voltage operation suitable for battery-operated DRAM´s
Keywords :
CMOS integrated circuits; DRAM chips; SIMOX; VLSI; capacitance; 0.5 mum; 1.1 mA; 100 nm; 2.7 V; 20 s; 3.2 mA; 4 V; 4-V power supply; 70 ns; 80 C; CMOS/SIMOX technology; RAS access time; SOI film; SOI-DRAM; SOI-DRAM test device; ULSI; active current consumption; basic DRAM function; battery-operated DRAM´s; body-synchronized sensing scheme; data retention time; equivalent bulk-Si device; floating-body effect; improved operation; operating Vcc range; p-n junction capacitance; partially depleted transistor; power supply; source/drain; speed enhancement; wide operating voltage range; CMOS technology; Capacitance; Immune system; Low voltage; P-n junctions; Power supplies; Random access memory; Substrates; Testing; Ultra large scale integration;
Journal_Title :
Solid-State Circuits, IEEE Journal of