DocumentCode :
1187861
Title :
Memory hierarchy for high-performance and energyaware reconfigurable systems
Author :
Ramo, E.P. ; Resano, J. ; Mozos, D. ; Catthoor, F.
Author_Institution :
Univ. Complutense de Madrid, Madrid
Volume :
1
Issue :
5
fYear :
2007
Firstpage :
565
Lastpage :
571
Abstract :
Run-time reconfigurable resources present many of the features such as high performance, flexibility and reusability demanded by next generation embedded systems. In addition, many emerging reconfigurable architectures have been optimised for low power. However, carrying out run-time reconfigurations often involves a costly reconfiguration overhead both in execution time and in energy consumption. Only the execution-time overhead was dealt with in the previous work. Here, the approach is significantly extended in order to reduce the reconfiguration energy overhead as well. To this end, a configuration memory hierarchy is proposed, with a shared memory layer consisting of a module optimised for performance combined with a module optimised for energy-efficient accesses. For this hierarchy, the authors have developed a mapping algorithm that decides where to load each configuration in order to achieve significant energy savings without introducing any performance degradation.
Keywords :
embedded systems; power aware computing; reconfigurable architectures; shared memory systems; configuration memory hierarchy; embedded systems; energy consumption; energy savings; energy-aware reconfigurable systems; energy-efficient accesses; execution-time overhead; high-performance reconfigurable systems; low power architectures; mapping algorithm; module optimised; reconfigurable architectures; reconfiguration energy overhead; reconfiguration overhead; run-time reconfigurable resources; shared memory layer;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt:20060155
Filename :
4312783
Link To Document :
بازگشت