DocumentCode :
1187894
Title :
VLSI architecture and chip for combined invisible robust and fragile watermarking
Author :
Mohanty, S.P. ; Kougianos, E. ; Ranganathan, N.
Author_Institution :
Univ. of North Texas, Denton
Volume :
1
Issue :
5
fYear :
2007
Firstpage :
600
Lastpage :
611
Abstract :
Research in digital watermarking is mature. Several software implementations of watermarking algorithms are described in the literature, but few attempts have been made to describe hardware implementations. The ultimate objective of the research is to develop low-power, high- performance, real-time, reliable and secure watermarking systems, which can be achieved through hardware implementations. The development of a very-large-scale integration architecture for a high-performance watermarking chip is presented which can perform both invisible robust and invisible fragile image watermarking in the spatial domain. The watermarking architecture is prototyped in two ways: (i) by using a Xilinx field-programmable gate array and (ii) by building a custom integrated circuit. This prototype is the first watermarking chip with both invisible robust and invisible fragile watermarking capabilities.
Keywords :
VLSI; digital signal processing chips; field programmable gate arrays; image coding; watermarking; VLSI architecture; Xilinx field-programmable gate array; combined invisible robust-fragile image watermarking; custom integrated circuit; high-performance digital watermarking chip; very-large-scale integration architecture;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt:20070057
Filename :
4312787
Link To Document :
بازگشت