DocumentCode :
1192338
Title :
Verifying SPICE results with hand calculations: handling common discrepancies
Author :
Brown, William L. ; Szeto, Andrew Y.J.
Author_Institution :
Dept. of Electr. & Comput. Eng., San Diego State Univ., CA, USA
Volume :
37
Issue :
4
fYear :
1994
fDate :
11/1/1994 12:00:00 AM
Firstpage :
358
Lastpage :
368
Abstract :
Students enrolled in a capstone design course on analog integrated circuits often encounter calculational difficulties when they attempt to verify key circuit parameters predicted by computer simulations using SPICE. Discrepancies between their hand calculations and SPICE values sometimes exceed 200%. This paper reviews some commonly encountered discrepancies, describes major causes of significant errors, and offers solutions that have been found to be effective. In particular, this paper discusses the impacts of variable transistor current gains (β ac and βdc) on AC gain, input impedance, and quiescent point (Q point) determination. Since realistic computer simulations depend on realistic numerical models of active devices, SPICE parameters that realistically model BJTs, JFETs, and MOSFETs are given. The paper also discusses the large discrepancies typically found when calculating the output resistance (Rout) of a Class AB push-pull stage operating near 0 VDC, the common mode rejection ratio (CMRR) of an actively loaded differential stage, and the frequency response of an internally compensated op amp circuit. Lastly, suggestions and recommendations for avoiding many calculational pitfalls also are presented
Keywords :
SPICE; analogue circuits; digital simulation; educational courses; electronic engineering; integrated circuits; network synthesis; semiconductor device models; transistors; AC gain; BJT; Class AB push-pull stage; JFET; MOSFET; SPICE; actively loaded differential stage; analog integrated circuits; capstone design course; common mode rejection ratio; computer simulation; errors; frequency response; hand calculations; input impedance; internally compensated op amp circuit; numerical models; output resistance; quiescent point; students; variable transistor current gains; Analog integrated circuits; Computer errors; Computer simulation; Frequency response; Gain; Impedance; JFETs; MOSFETs; Numerical models; SPICE;
fLanguage :
English
Journal_Title :
Education, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9359
Type :
jour
DOI :
10.1109/13.330103
Filename :
330103
Link To Document :
بازگشت