Title :
A Low-Noise Design Technique for High-Speed CMOS Optical Receivers
Author :
Dan Li ; Minoia, Gabriele ; Repossi, Matteo ; Baldi, Daniele ; Temporiti, Enrico ; Mazzanti, Andrea ; Svelto, Francesco
Author_Institution :
Dipt. di Ing. Ind. e dell´Inf., Univ. degli Studi di Pavia, Pavia, Italy
Abstract :
A careful comparison between alternative topologies to realize low-noise wideband TIAs is carried out in this work. In order to break the tradeoff between noise and bandwidth, the proposed front-end uses two stages, i.e. a low-noise narrowband transimpedance interface followed by an equalizer aimed at restoring the required bandwidth. The technique is especially effective for white noise components. The core first-stage amplifier exploits current reuse for minimum power consumption and is optimized for colored noise reduction. A net 4 × noise power reduction is achieved if compared with a design approach based on a traditional shunt-feedback TIA with the same bandwidth. A complete receiver, interfacing a commercial photodiode, and including the proposed two-stage front-end (TSFE), a limiting amplifier and a wideband output buffer has been realized in 65 nm CMOS. Optical communications tailored to 100GBASE-LR4 standard, which is specified for mid-to-long range transmissions at a channel rate of 25 Gb/s, are targeted. Realized prototypes show a sensitivity of -11.9 dBm at a BER of 10-12 with a PRBS31 input pattern and a transimpedance gain of 83 dBΩ, while tolerating an overall input capacitance of 160 fF. To the best of the authors´ knowledge, this is the best sensitivity performance achieved by 25-Gb/s optical receivers in CMOS, comparable to state-of-the-art BiCMOS realizations.
Keywords :
CMOS analogue integrated circuits; CMOS integrated circuits; integrated optoelectronics; operational amplifiers; optical receivers; photodiodes; 100GBASE-LR4 standard; BiCMOS realizations; PRBS31 input pattern; TSFE; bit rate 25 Gbit/s; capacitance 160 pF; colored noise reduction; core first-stage amplifier; equalizer; high-speed CMOS optical receivers; limiting amplifier; low-noise design technique; low-noise narrowband transimpedance interface; low-noise wideband TIAs; net 4 × noise power reduction; optical communications; photodiode; power consumption; size 65 nm; traditional shunt-feedback TIA; transimpedance amplifiers; two-stage front-end; white noise components; wideband output buffer; Bandwidth; CMOS integrated circuits; Capacitance; Equalizers; Gain; Noise; Optical receivers; CMOS technology; current reuse; equalization; input-referred noise; optical receivers; shunt-feedback; transimpedance amplifiers (TIA);
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2014.2322868