DocumentCode :
1193379
Title :
Effective Diagnostic Pattern Generation Strategy for Transition-Delay Faults in Full-Scan SOCs
Author :
Appello, Davide ; Bernardi, Paolo ; Grosso, Michelangelo ; Sánchez, Ernesto ; Reorda, Matteo Sonza
Author_Institution :
STMicroelectronics, Agrate, Italy
Volume :
17
Issue :
11
fYear :
2009
Firstpage :
1654
Lastpage :
1659
Abstract :
Nanometric circuits and systems are increasingly susceptible to delay defects. This paper describes a strategy for the diagnosis of transition-delay faults in full-scan systems-on-a-chip (SOCs). The proposed methodology takes advantage of a suitably generated software-based self-test test set and of the scan-chains included in the final SOC design. Effectiveness and feasibility of the proposed approach were evaluated on a nanometric SOC test vehicle including an 8-bit microcontroller, some memory blocks and an arithmetic core, manufactured by STMicroelectronics. Results show that the proposed technique can achieve high diagnostic resolution while maintaining a reasonable application time.
Keywords :
VLSI; automatic testing; delays; electrical faults; microcontrollers; nanoelectronics; system-on-chip; 8-bit microcontroller; SOC; arithmetic core; delay defects; diagnostic pattern generation strategy; full-scan systems-on-a-chip; memory blocks; nanometric circuits; software-based self-test test; transition-delay faults; Delay effects; large-scale circuits; self-test;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2008.2006177
Filename :
4801556
Link To Document :
بازگشت