DocumentCode :
1194068
Title :
Dynamic probe scheduling optimization for MCM substrate test
Author :
Chou, Nan-Chi ; Cheng, Chung-Kuan ; Russell, Thomas C.
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Volume :
17
Issue :
2
fYear :
1994
fDate :
5/1/1994 12:00:00 AM
Firstpage :
182
Lastpage :
189
Abstract :
We propose an improved integrated test generation/optimization algorithm for Multichip Module (MCM) substrate verification using two-probe testers. The goal of this work is to reduce the substrate testing time while providing complete coverage for open, short, and high net resistance faults. We approach this objective via two directions, namely test set size reduction and efficient probe scheduling. The test set size reduction is achieved by eliminating redundant tests associated with conventional approaches. The probe scheduling problem is formulated as a dynamical multi-dimensional Traveling Salesman Problem for probe sequence optimization. A simulated annealing based algorithm is devised to simultaneously take these two factors into consideration during the integrated test generation/optimization process. Since there exist numerous test sets providing complete fault coverage for a given design, our algorithm dynamically selects preferred ones by invoking an efficient validation routine during the test generation/optimization. Experiments conducted on industrial substrates using a two-probe tester showed that the test sets generated by our algorithm are able to reduce the testing time by over 38% compared to those generated by an in-house patented package
Keywords :
electronic equipment testing; multichip modules; probes; simulated annealing; MCM substrate test; dynamic probe scheduling optimization; dynamical multi-dimensional traveling salesman problem; fault coverage; industrial substrates; integrated test generation/optimization algorithm; probe sequence optimization; simulated annealing based algorithm; test set size reduction; validation routine; Algorithm design and analysis; Design optimization; Dynamic scheduling; Heuristic algorithms; Job shop scheduling; Multichip modules; Probes; Simulated annealing; Testing; Traveling salesman problems;
fLanguage :
English
Journal_Title :
Components, Packaging, and Manufacturing Technology, Part B: Advanced Packaging, IEEE Transactions on
Publisher :
ieee
ISSN :
1070-9894
Type :
jour
DOI :
10.1109/96.330431
Filename :
330431
Link To Document :
بازگشت