DocumentCode :
1194158
Title :
Efficient identification of (critical) testable path delay faults using decision diagrams
Author :
Padmanaban, S. ; Tragoudas, S.
Author_Institution :
Electr. & Comput. Eng. Dept., Southern Illinois Univ., Carbondale, IL, USA
Volume :
24
Issue :
1
fYear :
2005
Firstpage :
77
Lastpage :
87
Abstract :
We present a novel framework to identify all the testable and untestable path delay faults (PDFs) in a circuit. The method uses a combination of decision diagrams for manipulating PDFs as well as Boolean functions. The approach benefits from processing partial paths or fanout-free segments in the circuit rather than the entire path. The methodology is modified to identify all testable critical PDFs under the bounded delay fault model. The effectiveness of the proposed framework is demonstrated experimentally. It is observed that the methodology outperforms any existing method for identifying testable PDFs. Its scalability by focusing on critical PDFs is demonstrated by experimenting on very path-intensive benchmarks.
Keywords :
Boolean functions; automatic test pattern generation; binary decision diagrams; delays; fault simulation; integrated circuit testing; Boolean functions; automatic test pattern generation; bounded delay fault model; critical testable path delay faults; fanout-free segments; partial paths; zero-suppressed binary decision diagrams; Automatic test pattern generation; Automatic testing; Benchmark testing; Boolean functions; Circuit faults; Circuit testing; Data structures; Delay; Fault diagnosis; Scalability; Automatic test pattern generation (ATPG); critical paths; delay fault testing; zero-suppressed binary decision diagrams (ZBDDs);
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2004.839488
Filename :
1372663
Link To Document :
بازگشت