DocumentCode :
1194353
Title :
System-on-chip communication architecture: dynamic parallel fraction control bus design and test methodologies
Author :
Wang, N. ; Bayoumi, M.A.
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Louisiana, Lafayette, LA
Volume :
1
Issue :
1
fYear :
2007
fDate :
1/1/2007 12:00:00 AM
Firstpage :
1
Lastpage :
8
Abstract :
Modern system-on-chip (SOC) designs consist of numerous heterogeneous components (embedded CPUs, dedicated hardware, FPGAs, embedded memories and so on) integrated onto a single chip. The on-chip communication is becoming the bottleneck for these SOC designs, and efficient contention resolution schemes for managing simultaneous access requests to the communication resources are required to prevent system performance degradation. A new SOC on-chip communication architecture, Dynamic Parallel Fraction Control Bus, which offers an attractive solution for the problem and addresses shortcomings of existing communication architectures is presented. To demonstrate the benefits of the proposed architecture, several existing communication architectures were compared with the proposed architecture on the basis of two application prototypes. Through experimentation it has been shown that the proposed architecture not only exhibits both hardware simplicity and system performance improvements, but also produces better bus bandwidth control and scalability properties compared with the existing communication architectures
Keywords :
integrated circuit design; system-on-chip; bus bandwidth control; dynamic parallel fraction control bus design; system-on-chip communication architecture;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt:20060080
Filename :
4117426
Link To Document :
بازگشت