DocumentCode :
1194380
Title :
Suppression of erased state V/sub t/ drift in two-bit per cell SONOS memories
Author :
Roizin, Y. ; Pikhay, E. ; Gutman, M.
Author_Institution :
Tower Semicond. Ltd., Migdal Haemek, Israel
Volume :
26
Issue :
1
fYear :
2005
Firstpage :
35
Lastpage :
37
Abstract :
In this letter, we report on the suppression of the erased state threshold voltage drift (room temperature V/sub t/ drift) in cycled two-bit per cell silicon-oxide-nitride-oxide-silicon memory. Room temperature V/sub t/ drift is significantly decreased by using bottom oxide (BOX) with the thickness T/sub BOX/<50 /spl Aring/. Excellent retention properties are preserved for T/sub BOX/ up to 33 /spl Aring/. The results of single-cell studies were confirmed on 2 Mb memory arrays that underwent up to 1000 program/erase cycles. Peculiarities of hole injection into the nitride of oxide-nitride-oxide in the erase operation are considered for explanation of the observed results. The improvement is associated with a lesser amount of holes used in the erase.
Keywords :
field effect memory circuits; flash memories; read-only storage; silicon; silicon compounds; BOX; NROM; SONOS memories; bottom oxide; erase operation; hole injection; memory arrays; silicon-oxide-nitride-oxide-silicon memory; state threshold voltage drift suppression; Charge carrier processes; Current measurement; Kinetic theory; Oxidation; Poles and towers; SONOS devices; Stress; Temperature measurement; Threshold voltage; Tunneling; NROM; oxide&#8211;nitride&#8211;oxide (ONO); reliability; silicon-oxide-nitride-oxide-silicon (SONOS) memory;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2004.840711
Filename :
1372688
Link To Document :
بازگشت