Title :
Investigation of the source/drain asymmetric effects due to gate misalignment in planar double-gate MOSFETs
Author :
Chunshan Yin ; Chan, P.C.H.
Author_Institution :
Dept. of Electr. & Electron. Eng., Hong Kong Univ. of Sci. & Technol., China
Abstract :
A planar double-gate SOI MOSFET (DG-SOI) with thin channel and thick source/drain (S/D) was successfully fabricated. Using both experimental data and simulation results, the S/D asymmetric effect induced by gate misalignment was studied. For a misaligned DG-SOI, there is gate nonoverlapped region on one side and extra gate overlapped region on the other side. The nonoverlapped region introduces extra series resistance and weakly controlled channel, while the extra overlapped region introduces additional overlap capacitance and gate leakage current. We compared two cases: bottom gate shift to source side (DG/spl I.bar/S) and bottom gate shift to drain side (DG/spl I.bar/D). At the same gate misalignment value, DG/spl I.bar/S resulted in a larger drain-induced barrier lowering effect and smaller overlap capacitance at drain side than DG/spl I.bar/D. Because of reduced drain-side capacitance, the speed of three-stage ring oscillator of DG/spl I.bar/S, with 20% gate misalignment length (L/sub mis/) over gate length (L/sub g/), or L/sub mis//L/sub g/=20%, was faster than that of two-gate aligned DG-SOI.
Keywords :
MOSFET; leakage currents; semiconductor device measurement; semiconductor device models; silicon-on-insulator; bottom gate shift; drain-side capacitance; extra overlapped region; gate all-around transistor; gate leakage current; gate misalignment; gate nonoverlapped region; overlap capacitance; planar double-gate SOI MOSFET; series resistance; source/drain asymmetric effects; thick source/drain; thin channel; three-stage ring oscillator; weakly controlled channel; Leakage currents; MOSFETs; Semiconductor device modeling; Silicon on insulator technology; Double-gate (DG); gate misalignment; gate-all-around transistor (GAT); silicon-on-insulator (SOI); source/drain asymmetry;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2004.841349