DocumentCode :
1195011
Title :
New VLSI systolic array design for real-time digital signal processing
Author :
Lin, Haiyan
Volume :
33
Issue :
6
fYear :
1986
fDate :
6/1/1986 12:00:00 AM
Firstpage :
673
Lastpage :
676
Abstract :
The well-known advantages of pipelines systolic array architecture is applied for implementation of a second-order recursive digital filter. The proposed structure achieves five-fold increase in system throughput over standard techniques, and two-fold increase over usual systolic approaches. In this letter, the data flow operation and the basic cell implementation for this design are presented.
Keywords :
Recursive digital filters; Systolic arrays; Circuits and systems; Computer architecture; Concurrent computing; Digital filters; Digital signal processing; Parallel processing; Signal design; Signal processing algorithms; Systolic arrays; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1986.1085962
Filename :
1085962
Link To Document :
بازگشت