DocumentCode :
1195390
Title :
Reconfigurable systolic array implementation of quadratic digital filters
Author :
Chiang, Hsing-Hsing ; Nikias, Chrysostomos L. ; Venetsanopoulos, Anastasios N.
Volume :
33
Issue :
8
fYear :
1986
fDate :
8/1/1986 12:00:00 AM
Firstpage :
845
Lastpage :
848
Abstract :
In this correspondence, we present a new reconfigurable implementation structure for quadratic digital filters using systolic arrays. The structure is based on matrix decomposition realizations and exhibits high parallelism, great modularity, and regularity. It is flexible enough to accommodate any quadratic filter of a given order and rank, just by opening a number of switches and tuning a set of parameters at each active module.
Keywords :
Digital filters; Matrix decomposition/factorization; Nonlinear filters; Systolic arrays; Volterra series; Adaptive equalizers; Adaptive filters; Arithmetic; Digital filters; Echo cancellers; Matrix decomposition; Parallel processing; Switches; Systolic arrays; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1986.1085998
Filename :
1085998
Link To Document :
بازگشت