Title :
Low power delta-sigma Modulator for ADSL applications in a low-Voltage CMOS technology
Author :
Safi-Harb, Mona ; Roberts, Gordon W.
Author_Institution :
Dept. of Electr. & Comput. Eng., McGill Univ., Montreal, Canada
Abstract :
This paper examines the design and implementation of a fourth-order low-pass delta-sigma modulator using a systematic top-down design methodology. Special effort has been made to reduce the power consumption of the modulator through careful system-level modeling and synthesis of circuit specifications. Tradeoffs between circuit building block specifications, optimization time and computing resources are derived. This system-level modeling was tested through the successful implementation of a switched-capacitor delta-sigma analog-to-digital converter integrated circuit (IC) with an output rate slightly exceeding 2 MS/s, in a 1.8-V 0.18-μm, single-polysilicon six-metal standard CMOS process. When sampled at 50 MHz, experimental results reveal that the IC achieves 77.6-dB dynamic range. The prototype consumes 18.8 mW of power, making it one of the lowest power dissipations in switched-capacitor implementations, and for applications where output rates exceed 2 MS/s. When compared to other state-of-the-art switched-capacitor modulators using a widely adopted figure of merit, the modulator dissipates less power and offers superior overall performance.
Keywords :
CMOS integrated circuits; analogue-digital conversion; delta-sigma modulation; digital subscriber lines; integrated circuit modelling; low-power electronics; modulators; switched capacitor networks; 0.18 micron; 1.8 V; 18.8 mW; 50 MHz; 77.6 dB; ADSL application; CMOS process; analog-to-digital converter integrated circuit; circuit building block specification; circuit specification; delta-sigma modulation; figure of merit; fourth-order low-pass delta-sigma modulator; low-voltage CMOS technology; noise shaping; optimization time; power consumption; power dissipation; switched-capacitor circuits; switched-capacitor implementation; switched-capacitor modulator; system-level modeling; top-down design methodology; Analog integrated circuits; CMOS analog integrated circuits; CMOS integrated circuits; CMOS technology; Circuit testing; Delta modulation; Design methodology; Integrated circuit modeling; Power system modeling; Semiconductor device modeling; Analog-to-digital converter (ADC); CMOS; delta–sigma; low power; noise shaping; switched-capacitor circuits;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2005.852925