DocumentCode :
1195852
Title :
Guiding instruction scheduling with synchronisation markers on a superscalar based multiprocessor
Author :
Hwang, R.-Y. ; Lai, F.
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
Volume :
141
Issue :
6
fYear :
1994
fDate :
11/1/1994 12:00:00 AM
Firstpage :
398
Lastpage :
404
Abstract :
Exploiting loop parallelism is an important way to enhance system performance. For loop-carried dependence, the original DO loop is converted into a DOACROSS loop to function concurrently. In general, synchronisation operations are inserted to maintain order dependence during parallel execution. For each processor in a shared memory multiprocessor, if the executing sequence is the same as the original source program, the action of synchronisation operation is correct; however, if each processor is used out of order, such as in the superscalar machine, the action of synchronisation operation may be incorrect. The synchronisation marker insertion method proposed resolves this problem in two steps: (i) proper synchronisation markers are appended into the array element of dependences, and (ii) synchronisation markers are generated during intermediate code generation. Finally, algorithms are proposed to prevent error during instruction scheduling
Keywords :
instruction sets; scheduling; shared memory systems; synchronisation; DO loop; DOACROSS loop; array element; code generation; instruction scheduling; instruction scheduling guiding; loop parallelism; shared memory multiprocessor; superscalar based multiprocessor; synchronisation markers; synchronisation operation; synchronisation operations;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19941519
Filename :
331626
Link To Document :
بازگشت