DocumentCode :
1196597
Title :
Configuration and evaluation of 2´s complement multiplication-division arrays
Author :
Kutsuwa, Toshiro ; Mun, Minho ; Ebata, Katsuhiko
Volume :
34
Issue :
3
fYear :
1987
fDate :
3/1/1987 12:00:00 AM
Firstpage :
304
Lastpage :
308
Abstract :
In the current parallel-processing devices, addition and subtraction are performed by using the 2´s complement expression. However, multiplication and division are performed by the sign-magnitude expression. The disagreement of these expressions is very inconvenient for the operations. Hence, to make them coincide with each other, we change the sign-magnitude division arrays into 2´s complement arrays, and combine division and multiplication arrays. The arrays obtained by this method are evaluated with regard to the propagation delays and required gates. In addition an extension of the arithmetic operation array is shown in the last section.
Keywords :
Division; Multiplication; Parallel processing; Circuit synthesis; Circuits and systems; Controllability; Digital filters; Finite wordlength effects; Limit-cycles; Observability; Propagation delay; Signal processing; Speech processing;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/TCS.1987.1086126
Filename :
1086126
Link To Document :
بازگشت