Title :
Booth folding encoding for high performance squarer circuits
Author :
Strollo, Antonio G M ; De Caro, Davide
Author_Institution :
Dept. of Electron. & Telecommun. Eng., Univ. of Naples, Italy
fDate :
5/1/2003 12:00:00 AM
Abstract :
Combined Booth encoding and folding techniques are proposed to design squarer circuits using either carry-save or Wallace tree addition techniques. The Booth-folded technique is compared with previous state of the art squarer architectures, showing that a remarkable improvement in timing, power and area performances can be gained both for carry-save and Wallace tree cases. Experimental results, that use built-in-self-test for measuring on chip squarer performance, are presented. The measurements confirm the advantages of the Booth-folded architecture.
Keywords :
CMOS digital integrated circuits; built-in self test; carry logic; digital arithmetic; integrated circuit layout; Booth folding encoding; CMOS; Wallace tree addition techniques; built-in-self-test; carry-save techniques; circuit implementation; digital arithmetic; digital signal processors; high performance squarer circuits; Digital integrated circuits; Digital signal processing; Encoding; Image coding; Integrated circuit measurements; Performance evaluation; Power dissipation; Propagation delay; Semiconductor device measurement; Timing;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
DOI :
10.1109/TCSII.2003.810574