DocumentCode :
1197353
Title :
Modelling multiple faults in fault-tolerant processor architectures
Author :
Touloupis, E. ; Flint, J.A. ; Chouliaras, V.A. ; Ward, D.D.
Author_Institution :
Dept. of Electron. Eng., Loughborough Univ., UK
Volume :
41
Issue :
21
fYear :
2005
Firstpage :
1162
Lastpage :
1163
Abstract :
The fault-tolerant microprocessor systems used in safety-critical applications need to be thoroughly validated during the design stages. As feature sizes reduce in future CMOS technologies, there is an increased probability of transient and intermittent faults. A new model for multiple bit-flips in the time domain is proposed, which can be used to target fault injection experiments. This extends the single or multiple bit-flip model that is currently used. Some results from fault injection experiments on two different processor architectures are also presented to illustrate the applicability of this model.
Keywords :
fault tolerant computing; microprocessor chips; time-domain analysis; CMOS processes; fault injection experiments; fault-tolerant microprocessor systems; intermittent faults; multiple bit-flips; multiple faults modelling; safety-critical applications; time domain; transient faults;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20053160
Filename :
1522010
Link To Document :
بازگشت