DocumentCode :
1197609
Title :
Duty-cycle controller for low-jitter frequency-doubling DLL
Author :
Tajalli, A. ; Atarodi, M. ; Bazargan, H.
Author_Institution :
SICAS Group, Sharif Univ. of Technol., Tehran, Iran
Volume :
152
Issue :
5
fYear :
2005
Firstpage :
411
Lastpage :
416
Abstract :
This article introduces a novel duty-cycle control circuit (DCC) preceding a delay-locked loop (DLL)-based clock frequency multiplier preventing the output duty-cycle over process, supply voltage and temperature (PVT) variations. However, the proposed DCC eliminates the effect of input duty-cycle variation and, hence, decreases the sensitivity to the input jitter and distortion. The circuit realisation in 0.5-μm CMOS technology shows that the duty-cycle variation at the output clock is less than 2.7%, while driving the digital section of a CODEC chip and also test pads. The analysis, confirmed by measurements, shows a stable and accurate response for the proposed clock generation unit (CGU).
Keywords :
CMOS integrated circuits; clocks; delay lock loops; frequency multipliers; 0.5 micron; CMOS integrated circuits; clock frequency multipliers; clock generation unit; codec chip; delay-locked loops; duty-cycle control circuit; duty-cycle controller; duty-cycle variation; low-jitter frequency-doubling DLL;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:20045151
Filename :
1522037
Link To Document :
بازگشت