Title :
Reduced complexity 1-bit high-order digital delta-sigma modulator for low-voltage fractional-N frequency synthesis applications
Author :
Bornoosh, B. ; Afzali-Kusha, A. ; Dehghani, R. ; Mehrara, M. ; Atarodi, S.M. ; Nourani, M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Tehran, Iran
Abstract :
A reduced complexity third-order digital delta-sigma modulator for fractional-N frequency synthesis is presented. The high-performance modulator, which consists of two sub-blocks, has a single-bit output making it best for this sort of application. A good shaping of quantisation noise is achieved using a new architecture for a digital third-order delta-sigma modulator. The hardware required for this modulator is considerably less than that in previously reported leading to lower power and area consumption and a higher operating frequency. The field programmable gate array (FPGA) implementation of the whole system shows an SNR of at least 94 dB and an operating input range of 0.7 of the full scale (0.7 FS) with an oversampling ratio of 167. The post-layout simulation of the digital circuit using 0.25 μm CMOS technology predicts a maximum operating frequency of over 60 MHz at a supply voltage of 1.5 V.
Keywords :
CMOS digital integrated circuits; delta-sigma modulation; field programmable gate arrays; frequency synthesizers; integrated circuit layout; modulators; 0.25 micron; 1.5 V; CMOS technology; FPGA; SNR; digital circuit; digital delta-sigma modulator; digital third-order delta-sigma modulator; field programmable gate array; fractional-N frequency synthesis; high-performance modulator; oversampling ratio; post-layout simulation; quantisation noise; reduced hardware complexity;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:20045179