DocumentCode :
1197789
Title :
Self-testing of cores-based embedded systems with built-in hardware
Author :
Das, S.R.
Author_Institution :
Sch. of Inf. Technol. & Eng., Univ. of Ottawa, Ottowa, Ont., Canada
Volume :
152
Issue :
5
fYear :
2005
Firstpage :
539
Lastpage :
546
Abstract :
One obvious way to significantly improve the testability of evolving embedded cores-based system-on-a-chip (SoC) and save testing time is to use built-in self-testing (BIST), where the basic idea is to have the chip test itself. This technique generates test patterns and evaluates test responses inside the chip system. The technique has been widely used in commercial VLSI products with appreciable success. The general methodology of BIST in the particular context of today´s cores-based SoC technology is presented.
Keywords :
automatic test pattern generation; built-in self test; embedded systems; integrated circuit testing; system-on-chip; VLSI products; built-in hardware; built-in self-testing; chip testing; cores-based embedded systems; embedded cores; system-on-a-chip; test pattern generation;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:20045050
Filename :
1522056
Link To Document :
بازگشت