DocumentCode :
1199198
Title :
Mixed body bias techniques with fixed Vt and Ids generation circuits
Author :
Sumita, Masaya ; Sakiyama, Shiro ; Kinoshita, Masayoshi ; Araki, Yuta ; Ikeda, Yuichiro ; Fukuoka, Kohei
Author_Institution :
Semicond. Co., Matsushita Electr. Ind. Co. Ltd, Kyoto, Japan
Volume :
40
Issue :
1
fYear :
2005
Firstpage :
60
Lastpage :
66
Abstract :
There remains a need to improve sub-1-V CMOS VLSIs with respect to variation in transistor behavior. In this paper, to minimize variation in delay and the noise margin of the circuits in processors, we propose several mixed body bias techniques using body bias generation circuits. In these circuits, either the saturation region of the current between source and drain (Ids) or the threshold voltage (Vt) of PMOS/NMOS is permanently fixed, regardless of temperature range or variation in process. A test chip that featured these body bias generation circuits was fabricated using a 130-nm CMOS process with a triple-well structure. The mixed body bias techniques which keep the Ids of the MOS in the decoder and I/O circuits of a register file fixed and maintain the Vt of the MOS in both the memory cell and domino circuits of the register file fixed resulted in positive temperature dependence of delay from -40 °C to 125 °C, 85% reduction of the delay variation compared with normal body bias (NBB) at VDD = 0.8 V. In addition, the results using these techniques show a 100-mV improvement in lower operating voltage compared with NBB at -40 °C on a 4-kb SRAM.
Keywords :
CMOS memory circuits; SRAM chips; VLSI; delay circuits; integrated circuit design; low-power electronics; -40 to 125 C; 0.8 V; 1 V; 100 mV; 130 nm; CMOS VLSI; CMOS process; Ids generation circuits; SRAM; body bias generation circuits; current saturation region; delay variation; fixed Vt generation circuits; fluctuation control; forward bias; leakage power; low-voltage operation; memory cell; mixed body bias techniques; noise margin; normal body bias; operating margin; positive temperature dependence; register file; threshold voltage; transistor behaviour; triple-well structure; CMOS process; Circuit noise; Circuit testing; Delay; MOS devices; Noise generators; Registers; Temperature distribution; Threshold voltage; Very large scale integration; Body bias; SRAM; fluctuation control; forward bias; leakage power; low-voltage operation; operating margin; register file; threshold voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2004.838013
Filename :
1374991
Link To Document :
بازگشت