DocumentCode :
1199271
Title :
A Fault-Detection System for Digital Integrated Circuits
Author :
Barroeta, Juan J. ; Camps, Salvador ; Suárez, Ricardo E. ; Canas, Miguel A. ; Amaya, Rubén A.
Volume :
26
Issue :
3
fYear :
1977
Firstpage :
246
Lastpage :
251
Abstract :
A system has been developed for the detection of most commonly occurring faults in digital IC\´s. Such faults consist of either permanent ("stuck-at") logic levels at input or output terminals, or short-circuits between adjacent terminals in a microcircuit. In the test system to be described both input and output terminals are simultaneously analyzed under quasi-optimum test patterns. The input and output test patterns for each circuit of interest are stored in an average of 330 bits of READ-ONLY memory. The present system is capable of testing the logic operation of CMOS and all families of TTL circuits.
Keywords :
CMOS logic circuits; CMOS memory circuits; Circuit faults; Circuit testing; Digital integrated circuits; Electrical fault detection; Fault detection; Logic testing; Pattern analysis; System testing;
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.1977.4314545
Filename :
4314545
Link To Document :
بازگشت