Title :
A 1.6-Gb/s/pin double data rate SDRAM with wave-pipelined CAS latency control
Author :
Lee, Sang-Bo ; Jang, Seong-Jin ; Kwak, Jin-Seok ; Hwang, Sang-Jun ; Jun, Young-Hyun ; Cho, Soo-In ; Lee, Chil-Gee
Author_Institution :
Dept. of Electr. & Comput. Eng., SungKyunKwan Univ., Gyeonggi-Do, South Korea
Abstract :
An 8 M × 32 GDDR (graphic DDR) SDRAM operating up to 800-MHz clock (CLK) frequency is described. The GDDR SDRAM demands an effective control of CAS latency due to the large and wide number of CAS latencies at the CLK frequency. A wave-pipelined CAS latency control circuit is proposed to provide stable operation for the large and wide number of CAS latencies. The increase of CAS latency also causes a degradation of data bus efficiency at high-speed operation due to the large gap between input data (DINs) and output data (DOUTs) at the operation of write followed by read. A gapless write to read scheme improves the data bus efficiency by separating write data-path from read data-path for different banks accesses. Partial array activation commands can reduce the peak current, preventing the reduction of the data retention time of DRAM cells at high-speed operation. The GDDR SDRAM operates successfully at the CLK frequency of 800 MHz at 2.1 V and 700 MHz at 1.8 V, respectively. The power consumption is measured to be ∼2 W at 1.9 V.
Keywords :
DRAM chips; SRAM chips; clocks; pipeline arithmetic; 1.8 V; 2.1 V; 700 MHz; 800 MHz; bus efficiency; clock frequency; data retention time; double data rate SDRAM; graphic DDR SDRAM; partial array activation; wave-pipelined CAS latency control; Circuits; Clocks; Content addressable storage; Degradation; Delay; Energy consumption; Frequency; Graphics; Random access memory; SDRAM; Bus efficiency; CAS latency; graphic DDR SDRAM; partial activation;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2004.837983