DocumentCode :
1201560
Title :
Divide-and-concatenate: an architecture-level optimization technique for universal hash functions
Author :
Yang, Bo ; Karri, Ramesh ; McGrew, David A.
Author_Institution :
Electr. & Comput. Eng. Dept., Polytech. Univ., Brooklyn, NY, USA
Volume :
24
Issue :
11
fYear :
2005
Firstpage :
1740
Lastpage :
1747
Abstract :
The authors present an architectural optimization technique called divide-and-concatenate for hardware architectures of universal hash functions based on three observations: 1) the area of a multiplier and associated data path decreases quadratically and their speeds increase gradually as their operand size is reduced; 2) multiplication is at the core of universal hash functions and multipliers consume most of the area of universal hash function hardware; and 3) two universal hash functions are equivalent if they have the same collision-probability property. In the proposed approach, the authors divide a 2w-bit data path (with collision probability 2-2w) into two w-bit data paths (each with collision probability 2-w), apply one message word to these two w-bit data paths and concatenate their results to construct an equivalent 2w-bit data path (with a collision probability 2-2w). The divide-and-concatenate technique is complementary to all circuit-, logic-, and architecture-optimization techniques. The authors applied this technique on a linear congruential universal hash (LCH) family. When compared to the 100% overhead associated with duplicating a straightforward 32-bit LCH data path, the divide-and-concatenate approach that uses four equivalent 8-bit data paths yields a 101% increase in throughput with only 52% hardware overhead.
Keywords :
cryptography; digital arithmetic; divide and conquer methods; logic design; multiplying circuits; 32 bit; 8 bit; LCH data path; architecture-level optimization technique; collision-probability property; divide-and-concatenate method; hardware architecture; linear congruential universal hash family; multipliers; universal hash functions; Circuits; Data security; Databases; Hardware; Iterative algorithms; Message authentication; Protocols; Search engines; Throughput; Web search; Collision probabilty; divide-and-concatenate; universal hash functions;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2005.852455
Filename :
1522440
Link To Document :
بازگشت