Title :
A theoretical yield model for assembly process of area array solder interconnect packages with experimental verification
Author :
Kim, Chunho ; Baldwin, Daniel F.
Author_Institution :
Assembly Technol. Dev., Intel Corp., Chandler, AZ, USA
Abstract :
This paper presents a theoretical yield model for area array solder interconnect process. To achieve a successful solder joint, contact between the solder ball and its associated wettable pad area is essential because without contact, the solder ball cannot initiate wetting its associated pad and, finally, is found an open defect. When an area array solder joints are made simultaneously, it may happen that some of the solder joints in a chip cannot make contact with their associated pads because of the variations of design parameters such as solder ball size, pad size and height, substrate warpage, etc. The yield model provides the relationships of the interconnect yield to the statistical variations of the design parameters. A series of experiments were performed with specially designed area array flip-chips and substrates to verify the model, focusing on the effects of the solder ball size variation and the number of solder joints on interconnect yield. The experimental observations agree well with the model prediction.
Keywords :
chip scale packaging; flip-chip devices; integrated circuit interconnections; integrated circuit yield; microassembling; solders; area array solder interconnect packages; area array solder joints; chip scale packaging; eutectic balls; flip-chip devices; integrated circuit interconnections; integrated circuit yield; interconnect yield; microassembling process; solder ball size variation; statistical variations; theoretical yield model; Assembly; Contacts; Manufacturing processes; Packaging; Predictive models; Process design; Soldering; Testing; X-ray detection; X-ray detectors; Area array; assembly; contact; eutectic balls; experiment; interconnect; modeling; package; solder joints; statistical variations; wetting; yield;
Journal_Title :
Electronics Packaging Manufacturing, IEEE Transactions on
DOI :
10.1109/TEPM.2005.856659