DocumentCode :
1205035
Title :
ESD protection design for mixed-voltage I/O buffer with substrate-triggered circuit
Author :
Ker, Ming-Dou ; Hsu, Hsin-Chyh
Author_Institution :
Nanoelectronics & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
Volume :
52
Issue :
1
fYear :
2005
Firstpage :
44
Lastpage :
53
Abstract :
A substrate-triggered technique is proposed to improve the electrostatic discharge (ESD) robustness of a stacked-nMOS device in the mixed-voltage I/O circuit. The substrate-triggered technique can further lower the trigger voltage of a stacked-nMOS device to ensure effective ESD protection for mixed-voltage I/O circuits. The proposed ESD protection circuit with substrate-triggered design for a 2.5-V/3.3-V-tolerant mixed-voltage I/O circuit has been fabricated and verified in a 0.25-μm salicided CMOS process. The substrate-triggered circuit for a mixed-voltage I/O buffer to meet the desired circuit application in different CMOS processes can be easily adjusted by using HSPICE simulation. Experimental results have confirmed that the human- body-model (HBM) ESD robustness of a mixed-voltage I/O circuit can be increased ∼60% by this substrate-triggered design.
Keywords :
CMOS integrated circuits; SPICE; buffer circuits; electrostatic discharge; integrated circuit design; 0.25 micron; 2.5 V; 3.3 V; ESD protection design; HSPICE simulation; electrostatic discharge; human-body-model; mixed-voltage I/O buffer; salicided CMOS process; stacked-nMOS device; substrate-triggered circuit; CMOS process; CMOS technology; Circuits; Electrostatic discharge; MOS devices; Power supplies; Protection; Robustness; Signal design; Voltage;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2004.840105
Filename :
1377541
Link To Document :
بازگشت