DocumentCode :
1209248
Title :
The fat-pyramid and universal parallel computation independent of wire delay
Author :
Greenberg, Ronald I.
Author_Institution :
Dept. of Electr. Eng., Maryland Univ., College Park, MD, USA
Volume :
43
Issue :
12
fYear :
1994
fDate :
12/1/1994 12:00:00 AM
Firstpage :
1358
Lastpage :
1364
Abstract :
This paper shows that a fat-pyramid of area Θ(A) requires only O(log A) slowdown to simulate any competing network of area A under very general conditions. The result holds regardless of the processor size (amount of attached memory) and number of processors in the competing networks as long as the limitation on total area is met. Furthermore, the result is valid regardless of the relationship between wire length and wire delay. We especially focus on elimination of the common simplifying assumption that unit time suffices to traverse a wire regardless of its length, since the assumption becomes more and more untenable as the size of parallel systems increases. This paper concentrates on simulation using transmission lines (wires along which bits can be pipelined) with the message routing schedule set up off line, but it also discusses the extension to on-line simulation. This paper also examines the capabilities of a fat-pyramid when matched against a substantially larger network and points out the surprising difficulty of doing such a comparison without the unit wire delay assumption
Keywords :
multiprocessor interconnection networks; parallel architectures; fat pyramid; fat-tree; parallel computation; processor size; routing networks; simulation; unit wire delay; universal parallel computation; universality; wire delay; wire length; Channel capacity; Computational modeling; Computer networks; Concurrent computing; Delay; Routing; Scheduling; Switches; Transmission line theory; Wire;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.338095
Filename :
338095
Link To Document :
بازگشت