DocumentCode :
1210607
Title :
Measurements for structural logic synthesis optimizations
Author :
Kudva, Prabhakar ; Sullivan, Andrew ; Dougherty, William
Author_Institution :
IBM T. J. Watson Res. Center, Yorktown Heights, NY, USA
Volume :
22
Issue :
6
fYear :
2003
fDate :
6/1/2003 12:00:00 AM
Firstpage :
665
Lastpage :
674
Abstract :
Routability or wiring congestion in a very large scale integration chip is becoming increasingly important as chip complexity increases. Congestion has a significant impact on performance, yield, and chip area. Although advances in placement algorithms have attempted to alleviate this problem, the inherent structure of the logic netlist has a significant impact on the routability irrespective of the placement algorithm used. Placement algorithms find optimal assignments of locations to the logic and do not have the ability to change the netlist structure. Significant decisions regarding the circuit structure are made early in synthesis during the technology-independent logic-optimization step. Optimizations in this step use literal count as a metric for optimization and do not adequately capture the intrinsic entanglement of the netlist. Two circuits with identical literal counts may have significantly different congestion characteristics after placement. In this paper, we postulate that a property of the network structure called adhesion can make a significant contribution to routing congestion. We then provide a metric to measure this property. We evaluate the utility of adhesion as measured by this metric to estimate and optimize postrouting congestion early in the design flow. A heuristic for measuring adhesion is evaluated as well.
Keywords :
VLSI; circuit layout CAD; circuit optimisation; integrated circuit layout; logic CAD; network routing; VLSI chip; adhesion property; congestion characteristics; design flow; heuristic; logic design; logic netlist; routability; routing congestion; structural logic synthesis optimizations; technology-independent logic optimization; very large scale integration; wiring congestion; Adhesives; Area measurement; Circuit synthesis; Delay; Design optimization; Integrated circuit interconnections; Logic circuits; Network synthesis; Routing; Wiring;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2003.811456
Filename :
1201579
Link To Document :
بازگشت