DocumentCode :
1211307
Title :
Large-scale broad-band parasitic extraction for fast layout verification of 3-D RF and mixed-signal on-chip structures
Author :
Ling, Feng ; Okhmatovski, Vladimir I. ; Harris, Warren ; McCracken, Stephen ; Dengi, Aykut
Author_Institution :
Cadence Design Syst. Inc., Tempe, AZ, USA
Volume :
53
Issue :
1
fYear :
2005
Firstpage :
264
Lastpage :
273
Abstract :
A methodology for efficient parasitic extraction and verification flow for RF and mixed-signal integrated-circuit designs is presented. The implementation of a multiplane precorrected fast Fourier transform (PFFT) computational engine enables the full-wave electromagnetic (EM) simulation of interconnects and passive components. The PFFT algorithm is implemented on a set of two-dimensional fast Fourier transform grids associated with the current sheets corresponding to the conductor loss models. This leads to the full-wave modeling of silicon embedded three-dimensional circuits within the two-and-one-half-dimensional computational framework yielding the O(NlogN) computational complexity and O(N) memory requirements of the algorithm. The broad-band capability of the EM solver is provided through the loop-tree/charge implementation of the PFFT algorithm allowing for robust full-wave modeling from dc to microwaves. The EM verification flow is integrated seamlessly within the Cadence environment allowing for the nonlinear circuit simulation of the entire device. The capability and accuracy of the proposed methodology is demonstrated through EM simulation results for an individual on-chip spiral inductor, as well as a low-noise amplifier.
Keywords :
circuit complexity; circuit simulation; elemental semiconductors; fast Fourier transforms; integrated circuit design; integrated circuit interconnections; microwave integrated circuits; mixed analogue-digital integrated circuits; passive networks; silicon; system-on-chip; wideband amplifiers; 3D RF on chip structures; Cadence environment; Si; computational complexity; conductor loss models; large scale broad band parasitic extraction; loop charge implementation; loop tree implementation; low noise amplifier; microwaves; mixed signal integrated circuit design; mixed signal on chip structures; multiplane precorrected fast Fourier transform computational engine; nonlinear circuit simulation; on chip spiral inductor; one-half-dimensional computational framework; passive components; precorrected FFT; robust full-wave EM modeling; silicon embedded three dimensional circuits; two dimensional computational framework; two dimensional fast Fourier transform grids; Circuit simulation; Computational modeling; Conductors; Embedded computing; Engines; Fast Fourier transforms; Integrated circuit interconnections; Large-scale systems; Radio frequency; Silicon;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2004.839907
Filename :
1381697
Link To Document :
بازگشت