DocumentCode :
1211341
Title :
A hardware accelerator based system for ATPG of sequential circuits
Author :
Portelli, Bill
Author_Institution :
Zycad Corporation, Morristown, USA
Volume :
4
Issue :
3
fYear :
1987
fDate :
6/1/1987 12:00:00 AM
Firstpage :
140
Lastpage :
144
Abstract :
The design complexity of VLSI electronic circuits has posed major problems for test engineers, and the combined tasks of fault simulation and test pattern generation are becoming the major bottleneck in the design and verification process. This article presents a system which merges a test generation technique capable of handling highly sequential circuits in combination with a concurrent fault simulation algorithm implemented in hardware, resulting in a high-performance automatic test pattern generator. Evidence is presented which demonstrates the successful integration of this system.
Keywords :
VLSI; automatic testing; circuit analysis computing; integrated circuit testing; logic testing; sequential circuits; VLSI electronic circuits; automatic test pattern generator; concurrent fault simulation algorithm; design complexity; sequential circuits; test generation technique;
fLanguage :
English
Journal_Title :
Computer-Aided Engineering Journal
Publisher :
iet
ISSN :
0263-9327
Type :
jour
DOI :
10.1049/cae.1987.0032
Filename :
4807070
Link To Document :
بازگشت