DocumentCode :
1213935
Title :
Analysis and correction of VLSI delay measurement errors due to transmission-line effects
Author :
Mokari-Bpolhassan, M.E. ; Kang, Sung Mo
Author_Institution :
Dept. of Electr. & Comput. Eng., Ohio Univ., Athens, OH, USA
Volume :
35
Issue :
1
fYear :
1988
fDate :
1/1/1988 12:00:00 AM
Firstpage :
19
Lastpage :
25
Abstract :
In the testing of VLSI chips that have more than 128 pins, it is necessary to measure the signals from the devices under test (DUT) at the far end of transmission lines 50 cm or more away from the contact pads. The measurement suffers form waveform distortions and errors that are caused by the intrinsic delay of the transmission lines and the loading conditions at both ends of the transmission lines. This problem is analyzed using mathematical models, and the results are applied to correct the measurement errors with computer aid. A technique is presented to evaluate the true output delay time of the DUT under specified loading conditions, using the measured data from an imperfect measurement setup. Computer simulation results indicate that this technique is accurate and can be applied to practical VLSI measurements
Keywords :
VLSI; delays; error correction; integrated circuit testing; measurement errors; transmission line theory; IC; VLSI delay measurement errors; computer aid; loading conditions; mathematical models; measurement errors; output delay time; testing; transmission-line effects; waveform distortions; Computer errors; Delay; Distortion measurement; Measurement errors; Pins; Semiconductor device measurement; Testing; Time measurement; Transmission line measurements; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-4094
Type :
jour
DOI :
10.1109/31.1696
Filename :
1696
Link To Document :
بازگشت