DocumentCode :
1214301
Title :
On exploring inter-iteration parallelism within rate-balanced multirate multidimensional DSP algorithms
Author :
Peng, Dongming ; Lu, Mi
Author_Institution :
Comput. & Electron. Eng. Dept., Univ. of Nebraska-Lincoln, Omaha, USA
Volume :
13
Issue :
1
fYear :
2005
Firstpage :
106
Lastpage :
125
Abstract :
Although the notion of the parallelism in multidimensional applications has existed for a long time, it is so far unknown what the bound (if any) of inter-iteration parallelism in multirate multidimensional digital signal processing (DSP) algorithms is, and whether the maximum inter-iteration parallelism can be achieved for arbitrary multirate data flow algorithms. This paper explores the bound of inter-iteration parallelism within rate-balanced multirate multidimensional DSP algorithms and proves that this parallelism can always be achieved in hardware system given the availability of a large number of processors and the interconnections between them.
Keywords :
data flow computing; digital signal processing chips; integrated circuit interconnections; iterative methods; parallel architectures; arbitrary multirate data flow algorithms; hardware system; inter-iteration parallelism; interconnections; multirate multidimensional digital signal processing algorithms; rate-balanced multirate multidimensional DSP algorithms; Application software; Delay; Digital signal processing; Discrete wavelet transforms; Hardware; Multidimensional signal processing; Multidimensional systems; Parallel processing; Signal processing algorithms; Wavelet packets; Inter-iteration parallelism; multidimensional data flow graph; multidimensional unfolding; multirate signal processing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2004.840401
Filename :
1386269
Link To Document :
بازگشت