DocumentCode :
1215427
Title :
On masking of redundant faults in synchronous sequential circuits with design-for-testability logic
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
24
Issue :
2
fYear :
2005
Firstpage :
288
Lastpage :
294
Abstract :
Design for testability (DFT) for synchronous sequential circuits causes redundant faults in the original circuit to be detectable in the circuit with DFT logic. It has been argued that such faults should not be detected in order to avoid reducing the yield unnecessarily. In this paper, we propose to deal with such faults by masking (or ignoring) their fault effects when they appear on the circuit outputs. This should be done without masking the detection of other faults of the original circuit, which need to be detected. To investigate the extent to which this can be accomplished, we describe a procedure for masking the effects of redundant faults of the original circuit under a given test set generated for the circuit with DFT logic. The procedure attempts to maximize the number of redundant faults that are masked while minimizing (or holding to zero) the number of masked faults among the faults that should be detected.
Keywords :
design for testability; fault diagnosis; integrated circuit testing; logic testing; sequential circuits; design-for-testability logic; fault detection; redundant fault masking; scan circuits; synchronous sequential circuits; yield loss; Circuit faults; Circuit testing; Design for testability; Electrical fault detection; Fault detection; Fault diagnosis; Logic design; Logic testing; Sequential analysis; Sequential circuits;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2004.840551
Filename :
1386384
Link To Document :
بازگشت