Title :
VLSI architecture for motion vector quantization
Author :
Hwang, Wen-Jyi ; Ou, Chien-Min ; Lu, Wen-Ming ; Lin, Chun-Fu
Author_Institution :
Inst. of Comput. Sci. & Inf. Eng., Nat. Taiwan Normal Univ., Taipei, Taiwan
Abstract :
The paper present a novel VLSI architecture for block-matching operations based on motion vector quantizers (MVQs). Since the distribution of the MVQ check point locations is irregular, the usual VLSI architectures for regular block-matching processes may not be effective for the hardware implementation of the MVQ. Our architecture solves this problem by adopting a scheme capable of performing both sequential and parallel block-matching processes. For check points having close locations, their block-matching processes are performed sequentially to reduce both the I/O rate and the clock cycle. On the other hand, we perform the parallel block-matching processes for checkpoints which are widely separated so that the clock cycle can be reduced while retaining the I/O rate. Because of the flexibility for sequential and parallel selection, our architecture requires less clock cycle and I/O rate for the MVQ hardware implementation as compared with other existing architectures.
Keywords :
VLSI; image matching; image motion analysis; integrated circuit design; parallel processing; vector quantisation; video coding; VLSI architecture; check point locations; clock cycle; hardware implementation; motion vector quantization; parallel block-matching processes; sequential block-matching operations; video coding; Clocks; Computational complexity; Hardware; Iterative algorithms; MPEG 4 Standard; Motion compensation; Systolic arrays; Vector quantization; Very large scale integration; Video coding;
Journal_Title :
Consumer Electronics, IEEE Transactions on
DOI :
10.1109/TCE.2003.1205482