Title :
Error recognition and correction enhanced decoding of hybrid codes for memory application
Author_Institution :
Dept. of Electron. & Commun. Eng, Angel Coll. of Eng. & Technol, Coimbatore, India
Abstract :
As technology scales, Multiple Cell Upsets (MCUs) become more common and affect a larger number of cells. In order to protect memories against MCUs as well as SEUs is to make use of advanced Error detecting and correcting codes that can correct more than one error per word. A sub-group of the low-density parity checks (LDPC) codes, which be-longs to the family of the Majority logic decoding has been recently proposed for memory application and Difference set codes are one example of these codes which contributes for error detection and correction. ML decodable Codes are suitable for memory applications due to their capability to correct a large number of errors. In this paper, the proposed scheme for fault-detection and correction method significantly makes area overhead minimal and to reduce the decoding time through DC codes than the existing technique and it gives promising option for memory applications. HDL implementation and synthesis results are included, showing that the proposed techniques can be efficiently implemented.
Keywords :
decoding; error correction codes; error detection codes; fault diagnosis; integrated memory circuits; parity check codes; radiation hardening (electronics); HDL implementation; correction enhanced decoding; error recognition; fault-detection; hybrid codes; low-density parity checks codes; memory application; multiple cell upsets; Circuits and systems; Decoding; Equations; Error correction codes; Mathematical model; Parity check codes; Performance evaluation; Difference set codes; error correction codes; majority logic decoding; memory; multiple cell upsets (MCUs);
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on
Conference_Location :
Combiatore
DOI :
10.1109/ICDCSyst.2014.6926127