DocumentCode :
122797
Title :
Designing energy efficient logic gates with Hetero junction Tunnel fets at 20nm
Author :
Vallabhaneni, Harshita ; Japa, Aditya ; Shaik, Sadulla ; Krishna, K. Sri Rama ; Vaddi, Ramesh
Author_Institution :
Electron. & Commun. Eng. Dept., Vignan Univ., Guntur, India
fYear :
2014
fDate :
6-8 March 2014
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents the design insights and benchmarking of 20nm Hetero-junction Tunnel transistor (HTFET) as steep slope device for designing energy efficient logic gates. 20nm Si FinFET technology has been used for benchmarking HTFET circuit performance. The HTFET logic topologies have improved robustness and energy efficiency over Si FinFET topology, particularly for small supply voltages. This work further explores the analysis of HTFET based cascaded chain of inverters to drive a large capacitive load. It has been demonstrated that HTFET based circuit design opens path for energy efficient logic design not achievable with CMOS technology at small supply voltages.
Keywords :
MOSFET; elemental semiconductors; energy conservation; invertors; junction gate field effect transistors; logic circuits; logic design; logic gates; silicon; tunnel transistors; CMOS technology; FinFET topology technology; Si; benchmarking HTFET circuit performance; energy efficient logic gate; heterojunction tunnel transistor; inverter; size 20 nm; Delays; Energy efficiency; FinFETs; Inverters; Logic gates; Silicon; Voltage control; Energy Efficiency; FinFET; Tunnel FETs; Ultra Low Power;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems (ICDCS), 2014 2nd International Conference on
Conference_Location :
Combiatore
Type :
conf
DOI :
10.1109/ICDCSyst.2014.6926177
Filename :
6926177
Link To Document :
بازگشت