DocumentCode :
1229253
Title :
Automated Techniques for Synthesis of Application-Specific Network-on-Chip Architectures
Author :
Chatha, Karam S. ; Srinivasan, Krishnan ; Konjevod, Goran
Author_Institution :
Dept. of Comput. Sci. & Eng., Arizona State Univ., Tempe, AZ
Volume :
27
Issue :
8
fYear :
2008
Firstpage :
1425
Lastpage :
1438
Abstract :
This paper addresses the automated synthesis of a custom network-on-chip architecture whose topology is optimized for the specific communication requirements of the target device. The optimization objectives include power consumption and resource usage. This paper presents a two-stage synthesis approach consisting of the following: (1) core to router mapping and (2) custom topology and route generation. In particular, it presents an optimal technique for core to router mapping [stage (1)] and a factor-2 approximation algorithm for custom topology generation [stage (2)]. The superior quality of the techniques is established by experimentation with benchmark applications and by comparisons with existing approaches.
Keywords :
network synthesis; network topology; network-on-chip; power consumption; automated synthesis; benchmark applications; custom topology generation; network-on-chip architectures; power consumption; router mapping; Application specific integrated circuit (ASIC); approximation methods; design automation; network-on-chip;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2008.925775
Filename :
4527105
Link To Document :
بازگشت