Title :
Volume accumulated double gate junctionless MOSFETs for low power logic technology applications
Author :
Parihar, Manoj Singh ; Kranti, Abhinav
Author_Institution :
Low Power Nanoelectron. Res. Group, Indian Inst. of Technol. Indore, Indore, India
Abstract :
The work highlights the potential benefits of operating Junctionless (JL) Double Gate (DG) MOSFETs in the volume accumulation mode. An optimized 20 nm JL MOSFET in volume accumulation achieves impressive intrinsic delay value of 9 ps and on-off current ratio of ~106 at a gate and drain bias of 0.4 V (subthreshold region). These values are significantly better than traditional JL MOSFETs designed with higher doping concentration (≥ 1019 cm-3). The maximum sensitivity of threshold voltage is limited to 3.5% for a 10% change in device parameters. The constraints for gate workfunction are less stringent in volume accumulated JL MOSFETs. A JL 6T-SRAM cell achieves an impressive read and hold noise margins of 156 mV and 364 mV along with a write-ability current of 20 μA at a supply voltage of 0.8 V. The paper presents new viewpoints for the design and optimization of junctionless transistors and circuits for low power logic technology applications.
Keywords :
MOSFET; logic circuits; logic design; logic gates; low-power electronics; semiconductor device noise; semiconductor doping; JL 6T-SRAM cell; JL DG MOSFET; current 20 muA; doping concentration; low power logic technology application; optimization; size 20 nm; time 9 ps; voltage 0.4 V; voltage 0.8 V; voltage 156 mV; voltage 364 mV; volume accumulated double gate junctionless MOSFET; write-ability current; Doping; Films; Logic gates; MOSFET; Sensitivity; Silicon; 6T-SRAM; Double Gate MOSFETs; Intrinsic Delay; Junctionless; Low Power;
Conference_Titel :
Quality Electronic Design (ISQED), 2014 15th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-3945-9
DOI :
10.1109/ISQED.2014.6783345