Title :
SOLiT: An automated system for synthesising reliable sequential circuits with multilevel logic implementation
Author :
Lai, C.-S. ; Wey, C.-L.
Author_Institution :
Dept. of Electr. Eng., Michigan State Univ., East Lansing, MI, USA
fDate :
1/1/1995 12:00:00 AM
Abstract :
The paper presents SOLiT, an automated system for synthesising reliable sequential circuits with multilevel logic implementation. The reliability enhancement is achieved by using concurrent error detection scheme with coding techniques. The system receives the behavioural description of finite-state machines, determines the required checker circuits, and generates the physical layouts. The synthesised circuits can detect multiple unidirectional errors. A novel output partitioning algorithm is presented to reduce the hardware cost of the required checker circuits. Results show that the overhead for reliability enhancement of the synthesised sequential circuits is relatively low
Keywords :
error detection; finite state machines; logic design; multivalued logic; sequential circuits; SOLiT; automated system; behavioural description; checker circuits; coding techniques; concurrent error detection scheme; finite-state machines; multilevel logic implementation; multiple unidirectional errors; physical layouts; reliability enhancement; reliable sequential circuits synthesis;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:19951378