Title :
Assertion-based verification for system-level designs
Author :
Sohofi, Hassan ; Navabi, Zainalabedin
Author_Institution :
Sch. of Electr. & Comput. Eng., Univ. of Tehran, Tehran, Iran
Abstract :
As design abstraction has now got to its next upper level that is System Level, one of the main challenges in this area is how to verify designs that are modeled at System Level. In this paper, we are presenting an environment for functionally verifying system-level designs using assertions. This environment adapts existing EDA simulation tools, which are mainly used for RTL design and verification, and utilizes them for system level verification. In this environment, designs are modeled in SystemC-TLM 2.0, and assertions are written in SystemVerilog. Design and verification parts are connected together using SystemVerilog DPI mechanism, and designs are verified against system level assertions in the course of simulation.
Keywords :
circuit simulation; electronic design automation; hardware description languages; EDA simulation tools; RTL design; SystemC-TLM 2.0; SystemVerilog; SystemVerilog DPI mechanism; assertion-based verification; design abstraction; system level verification; system-level designs; Adaptation models; Clocks; Instruments; System-level design; Time-domain analysis; Time-varying systems; Writing; System-level verification; SystemC; SystemVerilog; TLM 2.0; assertions;
Conference_Titel :
Quality Electronic Design (ISQED), 2014 15th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-3945-9
DOI :
10.1109/ISQED.2014.6783379