DocumentCode :
1231835
Title :
On the relationship between PSRR and clock feedthrough in SC filters
Author :
Van Peteghem, Peter M.
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
23
Issue :
4
fYear :
1988
fDate :
8/1/1988 12:00:00 AM
Firstpage :
997
Lastpage :
1004
Abstract :
A novel linearized model for calculating the power supply rejection ratio (PSRR) of switched-capacitor (SC) circuits due to switch charge injection (clock feedthrough) is presented. The inclusion of clock feedthrough accounts for the low-frequency PSRR degradation not modeled by other methods. This is particularly important in high-frequency SC circuits, as is confirmed by simulation and measurement results. The model defines a useful link between transient clock feedthrough analysis and effective coupling capacitor models that are suited for AC analysis. The abstraction of differentiating an injected charge with respect to voltage to get effective coupling capacitors leads to efficient analysis techniques, since clock delays and elaborate device models can be considered once at the outset, and then dispensed with in favor of simpler device elements. This makes the model more suitable for hand calculations and analysis with standard SC simulation packages
Keywords :
active filters; network analysis; switched capacitor filters; SC filters; active filters; clock feedthrough; high-frequency SC circuits; linearized model; low-frequency PSRR degradation; power supply rejection ratio; switch charge injection; switched-capacitor; Capacitors; Circuit simulation; Clocks; Coupling circuits; Degradation; Particle measurements; Power supplies; Switches; Switching circuits; Transient analysis;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.351
Filename :
351
Link To Document :
بازگشت